



# TPS61040DBVR TEXAS INSTRUMENTS

**Buy Now** 



Looking for a discount?

**Check out our current promotions!** 

# Give us a call

1-855-837-4225

International: 1-415-281-3866

# **Email Us**

Sales and New Orders: <a href="mailto:sales@verical.com">sales@verical.com</a>

Order Support: <a href="mailto:support@verical.com">support@verical.com</a>

Suppliers: Visit our seller page

# **Company Address**

Arrow Electronics, Inc 9201 East Dry Creek Road Centennial, CO 80112

This coversheet was created by Verical, a division of Arrow Electronics, Inc. ("Verical"). The attached document was created by the part supplier, not Verical, and is provided strictly 'as is.' Verical, its subsidiaries, affiliates, employees, and agents make no representations or warranties regarding the attached document and disclaim any liability for the consequences of relying on the information therein. All referenced brands, product names, service names, and trademarks are the property of their respective owners.













TPS61040, TPS61041

SLVS413I - OCTOBER 2002-REVISED DECEMBER 2016

# TPS6104x Low-Power DC-DC Boost Converter in SOT-23 and WSON Packages

#### **Features**

- 1.8-V to 6-V Input Voltage Range
- Adjustable Output Voltage Range up to 28 V
- 400-mA (TPS61040) and 250-mA (TPS61041) Internal Switch Current
- Up to 1-MHz Switching Frequency
- 28-μA Typical No-Load Quiescent Current
- 1-μA Typical Shutdown Current
- Internal Soft Start
- Available in SOT23-5, TSOT23-5, and 2-mm × 2-mm × 0.8-mm WSON Packages

# Applications

- LCD Bias Supply
- White-LED Supply for LCD Backlights
- Digital Still Camera
- PDAs, Organizers, and Handheld PCs
- Cellular Phones
- Internet Audio Players
- Standard 3.3-V or 5-V to 12-V Conversion

# 3 Description

The TPS6104x is a high-frequency boost converter dedicated for small to medium LCD bias supply and white LED backlight supplies. The device is ideal to generate output voltages up to 28 V from a dual-cell NiMH/NiCd or a single-cell Li-lon battery. The part can also be used to generate standard 3.3-V or 5-V to 12-V power conversions.

The TPS6104x operates with a switching frequency up to 1 MHz. This frequency allows the use of small external components using ceramic as well as tantalum output capacitors. Together with the thin WSON package, the TPS6104x gives a very small overall solution size. The TPS61040 device has an internal 400-mA switch current limit, while the TPS61041 device has a 250-mA switch current limit, offering lower output voltage ripple and allows the use of a smaller form factor inductor for lower power applications. The low quiescent current (typically 28 μA) together with an optimized control scheme, allows device operation at very high efficiencies over the entire load current range.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
|             | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |
| TPS61040    | SOT (5)    | 2.90 mm ×1.60 mm  |  |  |
|             | WSON (6)   | 2.00 mm × 2.00 mm |  |  |
| TPS61041    | SOT-23 (5) | 2.90 mm ×1.60 mm  |  |  |
|             | WSON (6)   | 2.00 mm × 2.00 mm |  |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the datasheet.

#### Typical Application Schematic





Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features                             | 1  | 8 Application and Imple     | ementation 11     |
|---|--------------------------------------|----|-----------------------------|-------------------|
| 2 | Applications                         | 1  | 8.1 Application Information | ion 11            |
| 3 | Description                          |    | 8.2 Typical Application     | 11                |
| 4 | Revision History                     |    | 8.3 System Examples         | 16                |
| 5 | Pin Configuration and Functions      |    | 9 Power Supply Recom        | mendations19      |
| 6 | Specifications                       |    | 10 Layout                   | 19                |
| • | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines      | 19                |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example         | 19                |
|   | 6.3 Recommended Operating Conditions |    | 11 Device and Documer       | tation Support 20 |
|   | 6.4 Thermal Information              |    | 11.1 Third-Party Produc     | ets Disclaimer 20 |
|   | 6.5 Electrical Characteristics       |    | 11.2 Related Links          | 20                |
|   | 6.6 Typical Characteristics          |    | 11.3 Community Resou        | rces 20           |
| 7 | Detailed Description                 |    | 11.4 Trademarks             | 20                |
|   | 7.1 Overview                         |    | 11.5 Electrostatic Disch    | arge Caution20    |
|   | 7.2 Functional Block Diagram         |    | 11.6 Glossary               | 20                |
|   | 7.3 Feature Description              |    | 12 Mechanical, Packagi      |                   |
|   | 7.4 Device Functional Modes          | 10 | Information                 | 20                |

# 4 Revision History

| Page       |
|------------|
| <br>1      |
| Page       |
|            |
| <br>15     |
| Page       |
| 1          |
| ction, and |

Product Folder Links: TPS61040 TPS61041

John Documentation Feedback



# 5 Pin Configuration and Functions





#### **Pin Functions**

|                 | PIN             |         |     |                                                                                                                                                                                                                            |
|-----------------|-----------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | DDC,<br>DBV NO. | DRV NO. | I/O | DESCRIPTION                                                                                                                                                                                                                |
| EN              | 4               | 3       | ı   | This is the enable pin of the device. Pulling this pin to ground forces the device into shutdown mode reducing the supply current to less than 1 $\mu$ A. This pin should not be left floating and needs to be terminated. |
| FB              | 3               | 4       | I   | This is the feedback pin of the device. Connect this pin to the external voltage divider to program the desired output voltage.                                                                                            |
| GND             | 2               | 1       | -   | Ground                                                                                                                                                                                                                     |
| NC              | _               | 5       | -   | No connection                                                                                                                                                                                                              |
| SW              | 1               | 6       | I   | Connect the inductor and the Schottky diode to this pin. This is the switch pin and is connected to the drain of the internal power MOSFET.                                                                                |
| V <sub>IN</sub> | 5               | 2       | - 1 | Supply voltage pin                                                                                                                                                                                                         |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                       | MIN  | MAX            | UNIT |
|-------------------------------------------------------|------|----------------|------|
| Supply voltages on pin V <sub>IN</sub> <sup>(2)</sup> | -0.3 | 7              | V    |
| Voltages on pins EN, FB (2)                           | -0.3 | $V_{IN} + 0.3$ | V    |
| Switch voltage on pin SW (2)                          | 30   | 30             | V    |
| Operating junction temperature, T <sub>J</sub>        | -40  | 150            | °C   |
| Storage temperature, T <sub>stg</sub>                 | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±XXX V may actually have higher performance.

# 6.3 Recommended Operating Conditions

|                  |                                    | MIN | NOM | MAX | UNIT |
|------------------|------------------------------------|-----|-----|-----|------|
| $V_{IN}$         | Input voltage range                | 1.8 |     | 6   | V    |
| V <sub>OUT</sub> | Output voltage range               |     |     | 28  | V    |
| L                | Inductor <sup>(1)</sup>            | 2.2 | 10  |     | μН   |
| f                | Switching frequency <sup>(1)</sup> |     |     | 1   | MHz  |
| C <sub>IN</sub>  | Input capacitor (1)                |     | 4.7 |     | μF   |
| C <sub>OUT</sub> | Output capacitor (1)               | 1   |     |     | μF   |
| T <sub>A</sub>   | Operating ambient temperature      | -40 |     | 85  | °C   |
| TJ               | Operating junction temperature     | -40 |     | 125 | °C   |

<sup>(1)</sup> See application section for further information.

#### 6.4 Thermal Information

|                      |                                              |        | TPS61040 | TPS6   |        |        |      |
|----------------------|----------------------------------------------|--------|----------|--------|--------|--------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV    | DDC      | DRV    | DBV    | DRV    | UNIT |
|                      |                                              | 5 PINS | 5 PINS   | 6 PINS | 5 PINS | 6 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 205.2  | 214.7    | 83.0   | 205.2  | 83.0   | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 118.3  | 38.5     | 57.1   | 118.3  | 57.1   | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 34.8   | 35.4     | 52.9   | 34.8   | 52.9   | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 12.2   | 0.4      | 2.4    | 12.2   | 2.4    | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 33.9   | 34.8     | 53.4   | 33.9   | 53.4   | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _      | _        | 26.9   | _      | 26.9   | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±YYY V may actually have higher performance.



# 6.5 Electrical Characteristics

 $V_{IN}$  = 2.4 V, EN =  $V_{IN}$ ,  $T_A$  = -40°C to 85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                     | PARAMETER                       | TEST CONDITIONS                                                                                                              | MIN             | TYP   | MAX   | UNIT      |
|---------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-----------|
| SUPPLY C            | URRENT                          |                                                                                                                              |                 |       |       |           |
| V <sub>IN</sub>     | Input voltage range             |                                                                                                                              | 1.8             |       | 6     | V         |
| IQ                  | Operating quiescent current     | I <sub>OUT</sub> = 0 mA, not switching, V <sub>FB</sub> = 1.3 V                                                              |                 | 28    | 50    | μΑ        |
| I <sub>SD</sub>     | Shutdown current                | EN = GND                                                                                                                     |                 | 0.1   | 1     | μΑ        |
| $V_{UVLO}$          | Undervoltage lockout threshold  |                                                                                                                              |                 | 1.5   | 1.7   | V         |
| <b>ENABLE</b>       |                                 |                                                                                                                              |                 |       |       |           |
| V <sub>IH</sub>     | EN high level input voltage     |                                                                                                                              | 1.3             |       |       | V         |
| $V_{IL}$            | EN low level input voltage      |                                                                                                                              |                 |       | 0.4   | V         |
| I <sub>I</sub>      | EN input leakage current        | EN = GND or V <sub>IN</sub>                                                                                                  |                 | 0.1   | 1     | μΑ        |
| POWER S             | WITCH AND CURRENT LIMIT         |                                                                                                                              |                 |       |       |           |
| Vsw                 | Maximum switch voltage          |                                                                                                                              |                 |       | 30    | V         |
| t <sub>off</sub>    | Minimum off time                |                                                                                                                              | 250             | 400   | 550   | ns        |
| t <sub>on</sub>     | Maximum on time                 |                                                                                                                              | 4               | 6     | 7.5   | μS        |
| R <sub>DS(on)</sub> | MOSFET on-resistance            | V <sub>IN</sub> = 2.4 V; I <sub>SW</sub> = 200 mA; TPS61040                                                                  |                 | 600   | 1000  | mΩ        |
| R <sub>DS(on)</sub> | MOSFET on-resistance            | $V_{IN} = 2.4 \text{ V}; I_{SW} = 200 \text{ mA}; TPS61041$                                                                  |                 | 750   | 1250  | $m\Omega$ |
|                     | MOSFET leakage current          | V <sub>SW</sub> = 28 V                                                                                                       |                 | 1     | 10    | μΑ        |
| $I_{LIM}$           | MOSFET current limit            | TPS61040                                                                                                                     | 350             | 400   | 450   | mA        |
| I <sub>LIM</sub>    | MOSFET current limit            | TPS61041                                                                                                                     | 215             | 250   | 285   | mA        |
| OUTPUT              |                                 |                                                                                                                              |                 |       |       |           |
| V <sub>OUT</sub>    | Adjustable output voltage range |                                                                                                                              | V <sub>IN</sub> |       | 28    | V         |
| $V_{ref}$           | Internal voltage reference      |                                                                                                                              |                 | 1.233 |       | V         |
| I <sub>FB</sub>     | Feedback input bias current     | V <sub>FB</sub> = 1.3 V                                                                                                      |                 |       | 1     | μΑ        |
| $V_{FB}$            | Feedback trip point voltage     | 1.8 V ≤ V <sub>IN</sub> ≤ 6 V                                                                                                | 1.208           | 1.233 | 1.258 | V         |
|                     | Line regulation <sup>(1)</sup>  | 1.8 V $\leq$ V <sub>IN</sub> $\leq$ 6 V; V <sub>OUT</sub> = 18 V; I <sub>load</sub> = 10 mA; C <sub>FF</sub> = not connected |                 | 0.05  |       | %/V       |
|                     | Load regulation <sup>(1)</sup>  | $V_{IN} = 2.4 \text{ V}; V_{OUT} = 18 \text{ V}; 0 \text{ mA} \le I_{OUT} \le 30 \text{ mA}$                                 |                 | 0.15  |       | %/mA      |

<sup>(1)</sup> The line and load regulation depend on the external component selection. See the application section for further information.



# 6.6 Typical Characteristics

#### **Table 1. Table of Graphs**





Figure 1. Efficiency vs Output Current

Figure 2. Efficiency vs Load Current





Figure 3. Efficiency vs Load Current

Figure 4. Efficiency vs Input Voltage

Submit Documentation Feedback

Copyright © 2002–2016, Texas Instruments Incorporated

100 120

60







4.2 4.8 5.4



Figure 9. TPS61040 Current Limit vs Supply Voltage



Figure 10. TPS6104x Static Drain-Source On-State Resistance vs Free-Air Temperature







# 7 Detailed Description

#### 7.1 Overview

The TPS6104x is a high-frequency boost converter dedicated for small to medium LCD bias supply and white LED backlight supplies. The device is ideal to generate output voltages up to 28 V from a dual-cell NiMH/NiCd or a single cell device Li-lon battery.

#### 7.2 Functional Block Diagram



# Copyright © 2016, Texas Instruments Incorporated

### 7.3 Feature Description

#### 7.3.1 Peak Current Control

The internal switch turns on until the inductor current reaches the typical dc current limit (I<sub>LIM</sub>) of 400 mA (TPS61040) or 250 mA (TPS61041). Due to the internal propagation delay of typical 100 ns, the actual current exceeds the dc current limit threshold by a small amount. The typical peak current limit can be calculated:

$$I_{peak(typ)} = I_{LIM} + \frac{V_{IN}}{L} \times 100 \text{ ns}$$

$$I_{peak(typ)} = 400 \text{ mA} + \frac{V_{IN}}{L} \times 100 \text{ ns for the TPS61040-Q1}$$

$$I_{peak(typ)} = 250 \text{ mA} + \frac{V_{IN}}{L} \times 100 \text{ ns for the TPS61041-Q1}$$
(1)

The higher the input voltage and the lower the inductor value, the greater the peak.

By selecting the TPS6104x, it is possible to tailor the design to the specific application current limit requirements. A lower current limit supports applications requiring lower output power and allows the use of an inductor with a lower current rating and a smaller form factor. A lower current limit usually has a lower output voltage ripple as well.

Copyright © 2002–2016, Texas Instruments Incorporated



#### **Feature Description (continued)**

#### 7.3.2 Soft Start

All inductive step-up converters exhibit high inrush current during start-up if no special precaution is made. This can cause voltage drops at the input rail during start up and may result in an unwanted or early system shut down.

The TPS6104x limits this inrush current by increasing the current limit in two steps starting from  $\frac{\frac{I_{LIM}}{4}}{4}$  for 256 cycles to  $\frac{\frac{I_{LIM}}{2}}{2}$  for the next 256 cycles, and then full current limit (see Figure 15).

#### **7.3.3** Enable

Pulling the enable (EN) to ground shuts down the device reducing the shutdown current to 1  $\mu$ A (typical). Because there is a conductive path from the input to the output through the inductor and Schottky diode, the output voltage is equal to the input voltage during shutdown. The enable pin needs to be terminated and should not be left floating. Using a small external transistor disconnects the input from the output during shutdown as shown in Figure 17.

#### 7.3.4 Undervoltage Lockout

An undervoltage lockout prevents misoperation of the device at input voltages below typical 1.5 V. When the input voltage is below the undervoltage threshold, the main switch is turned off.

#### 7.3.5 Thermal Shutdown

An internal thermal shutdown is implemented and turns off the internal MOSFETs when the typical junction temperature of 168°C is exceeded. The thermal shutdown has a hysteresis of typically 25°C. This data is based on statistical means and is not tested during the regular mass production of the IC.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation

The TPS6104x operates with an input voltage range of 1.8 V to 6 V and can generate output voltages up to 28 V. The device operates in a pulse-frequency-modulation (PFM) scheme with constant peak current control. This control scheme maintains high efficiency over the entire load current range, and with a switching frequency up to 1 MHz, the device enables the use of very small external components.

The converter monitors the output voltage, and as soon as the feedback voltage falls below the reference voltage of typically 1.233 V, the internal switch turns on and the current ramps up. The switch turns off as soon as the inductor current reaches the internally set peak current of typically 400 mA (TPS61040) or 250 mA (TPS61041). See *Peak Current Control* for more information. The second criteria that turns off the switch is the maximum ontime of 6 µs (typical). This is just to limit the maximum ontime of the converter to cover for extreme conditions. As the switch is turned off the external Schottky diode is forward biased delivering the current to the output. The switch remains off for a minimum of 400 ns (typical), or until the feedback voltage drops below the reference voltage again. Using this PFM peak current control scheme the converter operates in discontinuous conduction mode (DCM) where the switching frequency depends on the output current, which results in very high efficiency over the entire load current range. This regulation scheme is inherently stable, allowing a wider selection range for the inductor and output capacitor.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS6104x is designed for output voltages up to 28 V with an input voltage range of 1.8 V to 6 V and a switch peak current limit of 400 mA (250 mA for the TPS61041). The device operates in a pulse-frequency-modulation (PFM) scheme with constant peak current control. This control scheme maintains high efficiency over the entire load current range, and with a switching frequency up to 1 MHz, the device enables the use of very small external components. The following section provides a step-by-step design approach for configuring the TPS61040 as a voltage regulating boost converter for LCD bias power supply, as shown in Figure 12.

#### 8.2 Typical Application

The following section provides a step-by-step design approach for configuring the TPS611040 as a voltage regulating boost converter for LCD bias supply, as shown in Figure 12.



Figure 12. LCD Bias Supply

# 8.2.1 Design Requirements

**Table 2. Design Parameters** 

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| Input Voltage    | 1.8 V to 6 V  |
| Output Voltage   | 18 V          |
| Output Current   | 10 mA         |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Inductor Selection, Maximum Load Current

Because the PFM peak current control scheme is inherently stable, the inductor value does not affect the stability of the regulator. The selection of the inductor together with the nominal load current, input and output voltage of the application determines the switching frequency of the converter. Depending on the application, inductor values from 2.2  $\mu$ H to 47  $\mu$ H are recommended. The maximum inductor value is determined by the maximum on time of the switch, typically 6  $\mu$ s. The peak current limit of 400 mA/250 mA (typically) should be reached within this 6- $\mu$ s period for proper operation.

(4)



The inductor value determines the maximum switching frequency of the converter. Therefore, select the inductor value that ensures the maximum switching frequency at the converter maximum load current is not exceeded. The maximum switching frequency is calculated by the following formula:

$$f_{S(max)} = \frac{V_{IN(min)} \times (V_{OUT} - V_{IN})}{I_{P} \times L \times V_{OUT}}$$

#### where

- I<sub>P</sub> = Peak current as described in *Peak Current Control*
- L = Selected inductor value
- V<sub>IN(min)</sub> = The highest switching frequency occurs at the minimum input voltage (2)

If the selected inductor value does not exceed the maximum switching frequency of the converter, the next step is to calculate the switching frequency at the nominal load current using the following formula:

$$f_{S}(I_{load}) = \frac{2 \times I_{load} \times (V_{OUT} - V_{lN} + V_{d})}{I_{P}^{2} \times L}$$

#### where

- I<sub>P</sub> = Peak current as described in *Peak Current Control*
- L = Selected inductor value
- I<sub>load</sub> = Nominal load current
- Vd = Rectifier diode forward voltage (typically 0.3 V)

(3)A smaller inductor value gives a higher converter switching frequency, but lowers the efficiency.

The inductor value has less effect on the maximum available load current and is only of secondary order. The best way to calculate the maximum available load current under certain operating conditions is to estimate the expected converter efficiency at the maximum load current. This number can be taken out of the efficiency graphs shown in Figure 1 through Figure 4. The maximum load current can then be estimated as follows:

$$I_{load(max)} = \eta \frac{I_P^2 \times L \times f_{S(max)}}{2 \times (V_{OUT} - V_{IN})}$$

#### where

- I<sub>P</sub> = Peak current as described in Peak Current Control
- L = Selected inductor value
- fS<sub>max</sub> = Maximum switching frequency as calculated previously
- $\eta$  = Expected converter efficiency. Typically 70% to 85%

The maximum load current of the converter is the current at the operation point where the converter starts to enter the continuous conduction mode. Usually the converter should always operate in discontinuous conduction mode.

Last, the selected inductor should have a saturation current that meets the maximum peak current of the converter (as calculated in *Peak Current Control*). Use the maximum value for I<sub>IM</sub> for this calculation.

Another important inductor parameter is the dc resistance. The lower the dc resistance, the higher the efficiency of the converter. See Table 3 and the typical applications for the inductor selection.

Table 3. Recommended Inductor for Typical LCD Bias Supply (see Figure 23)

| DEVICE   | INDUCTOR VALUE | COMPONENT SUPPLIER  | COMMENTS                               |
|----------|----------------|---------------------|----------------------------------------|
|          | 10 μΗ          | Sumida CR32-100     | High efficiency                        |
|          | 10 μΗ          | Sumida CDRH3D16-100 | High efficiency                        |
| TPS61040 | 10 μΗ          | Murata LQH4C100K04  | High efficiency                        |
|          | 4.7 μH         | Sumida CDRH3D16-4R7 | Small solution size                    |
|          | 4.7 μH         | Murata LQH3C4R7M24  | Small solution size                    |
| TPS61041 | 10 μΗ          | Murata LQH3C100K24  | High efficiency<br>Small solution size |



#### 8.2.2.2 Setting the Output Voltage

The output voltage is calculated as:

$$V_{OUT} = 1.233 V \times \left(1 + \frac{R1}{R2}\right) \tag{5}$$

For battery-powered applications, a high-impedance voltage divider should be used with a typical value for R2 of  $\leq$ 200 k $\Omega$  and a maximum value for R1 of 2.2 M $\Omega$ . Smaller values might be used to reduce the noise sensitivity of the feedback pin.

A feedforward capacitor across the upper feedback resistor R1 is required to provide sufficient overdrive for the error comparator. Without a feedforward capacitor, or one whose value is too small, the TPS6104x shows *double pulses* or a pulse burst instead of single pulses at the switch node (SW), causing higher output voltage ripple. If this higher output voltage ripple is acceptable, the feedforward capacitor can be left out.

The lower the switching frequency of the converter, the larger the feedforward capacitor value required. A good starting point is to use a 10-pF feedforward capacitor. As a first estimation, the required value for the feedforward capacitor at the operation point can also be calculated using the following formula:

$$C_{FF} = \frac{1}{2 \times \pi \times \frac{fS}{20} \times R1}$$

where

- R1 = Upper resistor of voltage divider
- fS = Switching frequency of the converter at the nominal load current (See *Inductor Selection, Maximum Load Current* for calculating the switching frequency)
- C<sub>FF</sub> = Choose a value that comes closest to the result of the calculation (6)

The larger the feedforward capacitor the worse the line regulation of the device. Therefore, when concern for line regulation is paramount, the selected feedforward capacitor should be as small as possible. See the following section for more information about line and load regulation.

#### 8.2.2.3 Line and Load Regulation

The line regulation of the TPS6104x depends on the voltage ripple on the feedback pin. Usually a 50 mV peak-to-peak voltage ripple on the feedback pin FB gives good results.

Some applications require a very tight line regulation and can only allow a small change in output voltage over a certain input voltage range. If no feedforward capacitor  $C_{FF}$  is used across the upper resistor of the voltage feedback divider, the device has the best line regulation. Without the feedforward capacitor the output voltage ripple is higher because the TPS6104x shows output voltage bursts instead of single pulses on the switch pin (SW), increasing the output voltage ripple. Increasing the output capacitor value reduces the output voltage ripple.

If a larger output capacitor value is not an option, a feedforward capacitor  $C_{FF}$  can be used as described in the previous section. The use of a feedforward capacitor increases the amount of voltage ripple present on the feedback pin (FB). The greater the voltage ripple on the feedback pin ( $\geq$ 50 mV), the worse the line regulation. There are two ways to improve the line regulation further:

- 1. Use a smaller inductor value to increase the switching frequency which will lower the output voltage ripple, as well as the voltage ripple on the feedback pin.
- Add a small capacitor from the feedback pin (FB) to ground to reduce the voltage ripple on the feedback pin down to 50 mV again. As a starting point, the same capacitor value as selected for the feedforward capacitor C<sub>FF</sub> can be used.

#### 8.2.2.4 Output Capacitor Selection

For best output voltage filtering, a low ESR output capacitor is recommended. Ceramic capacitors have a low ESR value but tantalum capacitors can be used as well, depending on the application.

Assuming the converter does not show double pulses or pulse bursts on the switch node (SW), the output voltage ripple can be calculated as:



$$\Delta V_{out} = \frac{I_{out}}{C_{out}} \times \left(\frac{1}{fS(lout)} - \frac{I_{P} \times L}{Vout + Vd - Vin}\right) + I_{P} \times ESR$$

where

- I<sub>P</sub> = Peak current as described in Peak Current Control
- L = Selected inductor value
- I<sub>out</sub> = Nominal load current
- fS (I<sub>out</sub>) = Switching frequency at the nominal load current as calculated previously
- Vd = Rectifier diode forward voltage (typically 0.3 V)
- C<sub>out</sub> = Selected output capacitor
- ESR = Output capacitor ESR value

(7)

See Table 4 and the *Typical Application* for choosing the output capacitor.

**Table 4. Recommended Input and Output Capacitors** 

| DEVICE   | CAPACITOR       | VOLTAGE RATING | COMPONENT SUPPLIER (1)   | COMMENTS                          |
|----------|-----------------|----------------|--------------------------|-----------------------------------|
|          | 4.7 μF/X5R/0805 | 6.3 V          | Tayo Yuden JMK212BY475MG | C <sub>IN</sub> /C <sub>OUT</sub> |
|          | 10 μF/X5R/0805  | 6.3 V          | Tayo Yuden JMK212BJ106MG | C <sub>IN</sub> /C <sub>OUT</sub> |
| TPS6104x | 1 μF/X7R/1206   | 25 V           | Tayo Yuden TMK316BJ105KL | C <sub>OUT</sub>                  |
|          | 1 μF/X5R/1206   | 35 V           | Tayo Yuden GMK316BJ105KL | C <sub>OUT</sub>                  |
|          | 4.7 μF/X5R/1210 | 25 V           | Tayo Yuden TMK325BJ475MG | C <sub>OUT</sub>                  |

<sup>(1)</sup> See Third-Party Products disclaimer.

#### 8.2.2.5 Input Capacitor Selection

For good input voltage filtering, low ESR ceramic capacitors are recommended. A 4.7- $\mu$ F ceramic input capacitor is sufficient for most of the applications. For better input voltage filtering this value can be increased. See Table 4 and typical applications for input capacitor recommendations.

#### 8.2.2.6 Diode Selection

To achieve high efficiency a Schottky diode should be used. The current rating of the diode should meet the peak current rating of the converter as it is calculated in *Peak Current Control*. Use the maximum value for I<sub>LIM</sub> for this calculation. See Table 5 and the typical applications for the selection of the Schottky diode.

Table 5. Recommended Schottky Diode for Typical LCD Bias Supply (see Figure 23)

| DEVICE   | REVERSE VOLTAGE | COMPONENT SUPPLIER (1)        | COMMENTS        |  |  |
|----------|-----------------|-------------------------------|-----------------|--|--|
|          | 30 V            | ON Semiconductor MBR0530      |                 |  |  |
| TD06404v | 20 V            | 20 V ON Semiconductor MBR0520 |                 |  |  |
| TPS6104x | 20 V            | ON Semiconductor MBRM120L     | High efficiency |  |  |
|          | 30 V            | Toshiba CRS02                 |                 |  |  |

(1) See Third-Party Products disclaimer.



# 8.2.3 Application Curves



15



#### 8.3 System Examples



Figure 16. LCD Bias Supply With Adjustable Output Voltage



Figure 17. LCD Bias Supply With Load Disconnect



# **System Examples (continued)**



Figure 18. Positive and Negative Output LCD Bias Supply



Figure 19. Standard 3.3-V to 12-V Supply



Figure 20. Dual Battery Cell to 5-V/50-mA Conversion Efficiency Approximately Equals 84% at  $V_{\rm IN}$  = 2.4 V to Vo = 5 V/45 mA



# System Examples (continued)



Figure 21. White LED Supply With Adjustable Brightness Control Using a PWM Signal on the Enable Pin, Efficiency Approximately Equals 86% at  $V_{\rm IN}$  = 3 V,  $I_{\rm LED}$  = 15 mA



A. A smaller output capacitor value for C2 causes a larger LED ripple.

Figure 22. White LED Supply With Adjustable Brightness Control Using an Analog Signal on the Feedback Pin



# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 1.8 V and 6 V. The output current of the input power supply must be rated according to the supply voltage, output voltage and output current of TPS6104x.

# 10 Layout

# 10.1 Layout Guidelines

Typical for all switching power supplies, the layout is an important step in the design; especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

The input capacitor should be placed as close as possible to the input pin for good input voltage filtering. The inductor and diode should be placed as close as possible to the switch pin to minimize the noise coupling into other circuits. Because the feedback pin and network is a high-impedance circuit, the feedback network should be routed away from the inductor. The feedback pin and feedback network should be shielded with a ground plane or trace to minimize noise coupling into this circuit.

Wide traces should be used for connections in bold as shown in Figure 23. A star ground connection or ground plane minimizes ground shifts and noise.

# 10.2 Layout Example



Figure 23. Layout Diagram



# 11 Device and Documentation Support

#### 11.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 6. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | SAMPLE & BUY TECHNICAL DOCUMENTS |            | SUPPORT & COMMUNITY |  |
|----------|----------------|--------------|----------------------------------|------------|---------------------|--|
| TPS61041 | Click here     | Click here   | Click here                       | Click here | Click here          |  |
| TPS61040 | Click here     | Click here   | Click here                       | Click here | Click here          |  |

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





24-Aug-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|---------------------|--------------|----------------------|---------|
| TPS61040DBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM  | -40 to 85    | PHOI                 | Samples |
| TPS61040DBVRG4   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 85    | PHOI                 | Samples |
| TPS61040DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-2-260C-1 YEAR | -40 to 85    | QXK                  | Samples |
| TPS61040DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-2-260C-1 YEAR | -40 to 85    | QXK                  | Samples |
| TPS61040DRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CCL                  | Samples |
| TPS61040DRVT     | ACTIVE | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CCL                  | Samples |
| TPS61040DRVTG4   | ACTIVE | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CCL                  | Samples |
| TPS61041DBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | PHPI                 | Samples |
| TPS61041DRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CAW                  | Samples |
| TPS61041DRVT     | ACTIVE | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CAW                  | Samples |
| TPS61041DRVTG4   | ACTIVE | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM  | -40 to 85    | CAW                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".





24-Aug-2018

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS61040, TPS61041:

Automotive: TPS61040-Q1, TPS61041-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 8-May-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| *All dimensions are nominal |                 |                    |   |      |                          |                          | 1          | 1          |            |            |           | 1                |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS61040DBVR                | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS61040DBVR                | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS61040DDCR                | SOT-<br>23-THIN | DDC                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS61040DDCT                | SOT-<br>23-THIN | DDC                | 5 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS61040DRVR                | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS61040DRVT                | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS61041DBVR                | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS61041DBVR                | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS61041DRVR                | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS61041DRVR                | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS61041DRVT                | WSON            | DRV                | 6 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS61041DRVT                | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |

www.ti.com 8-May-2018



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61040DBVR | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS61040DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS61040DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS61040DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS61040DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS61040DRVT | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS61041DBVR | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS61041DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS61041DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS61041DRVR | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS61041DRVT | WSON         | DRV             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS61041DRVT | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# DDC (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



# DDC (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.